GD32F10x User Manual
31
IBUS DBUS SBUS DMA0 DMA1
ENET
EXMC
1
1
1
1
1
1
AHB
1
1
1
APB1
1
1
1
APB2
1
1
1
As is shown above, there are several masters connected with the AHB interconnect matrix,
including IBUS, DBUS, SBUS, DMA0, DMA1 and ENET. IBUS is the instruction bus of the
Cortex
®
-M3 core, which is used for instruction/vector fetches from the Code region (0x0000
0000 ~ 0x1FFF FFFF). DBUS is the data bus of the Cortex
®
-M3 core, which is used for
loading/storing data and also for debugging access of the Code region. Similarly, SBUS is
the system bus of the Cortex
®
-M3 core, which is used for instruction/vector fetches, data
loading/storing and debugging access of the system regions. The System regions include the
internal SRAM region and the Peripheral region. DMA0 and DMA1 are the buses of DMA0
and DMA1 respectively. ENET is the Ethernet.
There are also several slaves connected with the AHB interconnect matrix, including FMC-I,
FMC-D, SRAM, EXMC, AHB, APB1 and APB2. FMC-I is the instruction bus of the flash
memory controller, while FMC-D is the data bus of the flash memory controller. SRAM is on-
chip static random access memories. EXMC is the external memory controller. AHB is the
AHB bus connected with all of the AHB slaves, while APB1 and APB2 are the two APB buses
connected with all of the APB slaves. The two APB buses connect with all the APB peripherals.
APB1 is limited to 54 MHz, APB2 operates at full speed (up to 108MHz depending on the
device).
These are interconnected using a multilayer AHB bus architecture as shown in figure below:
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...