![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 409](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800409.webp)
GD32F10x User Manual
409
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CH0IE
UPIE
rw
rw
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
CH0IE
Channel 0 capture/compare interrupt enable
0: disabled
1: enabled
0
UPIE
Update interrupt enable
0: disabled
1: enabled
Interrupt flag register (TIMERx_INTF)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CH0OF
Reserved.
CH0IF
UPIF
rc_w0
rc_w0
rc_w0
Bits
Fields
Descriptions
31:10
Reserved
Must be kept at reset value.
9
CH0OF
Channel 0 over capture flag
When channel 0 is configured in input mode, this flag is set by hardware when a
capture event occurs while CH0IF flag has already been set. This flag is cleared by
software.
0: No over capture interrupt occurred
1: Over capture interrupt occurred
8:2
Reserved
Must be kept at reset value.
1
CH0IF
Channel 0 ‘s capture/compare interrupt flag
This flag is set by hardware and cleared by software. When channel 0 is in input
mode, this flag is set when a capture event occurs. When channel 0 is in output
mode, this flag is set when a compare event occurs.
0: No Channel 1 interrupt occurred
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...