![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 852](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800852.webp)
GD32F10x User Manual
852
digital converter (ADC)
.
8.
Consistency update of
General-purpose and alternate-
function I/Os (GPIO and AFIO)
chapter.
9.
Consistency update of
Reset and clock unit (RCU)
chapter.
10. Update table
Table 20-3. EXMC bank 0 supports all
transactions
,
Figure
20-21.
Read
timing
of
synchronous multiplexed burst mode
and
Figure 20-
23. Access timing of common memory space of PC
Card Controller
.
11. Update the maximum system clock frequency of
GD32F101xx series to 56MHz, refers to
Reset and clock
unit (RCU)
and
System and memory architecture
.
12. Consistency update of
Watchdog timer (WDGT)
chapter.
13. Modify register naming, refers to
MAC PHY data register
(ENET_MAC_PHY_DATA)
, change CSR signal in
ENET_MAC_CFG register to CRS signal.
14. Delete descriptions about MSB or LSB data reception
method
for
USART,
refers
to
Universal
synchronous/asynchronous receiver / transmitter
(USART)
.
15. Modify decription for
Analog-to-digital converter (ADC)
,
refers to
Foreground calibration function, add the
description
“Note: The Medium-density devices without
the Foreground calibration function.”.
16. Change the clear way for CAN FIFO1 RFO1 flag status.
17. Update figure
Figure 18-2. SPI timing diagram in
normal mode
.
18. Update the minimum and maximum time in table
Table
13-1. Min/max FWDGT timeout period at 40 kHz
(IRC40K)
.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...