![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 765](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800765.webp)
GD32F10x User Manual
765
23.7.
Register definition
USBD base address: 0x4000 5C00
23.7.1.
USBD control register (USBD_CTL)
Address offset: 0x40
Reset value: 0x0003
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
STIE
PMOUIE
ERRIE
WKUPIE
SPSIE
RSTIE
SOFIE
ESOFIE
Reserved
RSREQ
SETSPS
LOWM
CLOSE
SETRST
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
15
STIE
Successful transfer interrupt enable.
0: Successful transfer interrupt disabled.
1: Interrupt generated when STIF bit in USBD_INTF register is set.
14
PMOUIE
Packet memory overrun/underrun interrupt enable.
0: No interrupt generated when packet memory overrun / underrun.
1: Interrupt generated when PMOUIF bit in USBD_INTF register is set.
13
ERRIE
Error interrupt enable.
0: Error interrupt disabled
1: Interrupt generated when ERRIF bit in USBD_INTF register is set.
12
WKUPIE
Wakeup interrupt enable
0: Wakeup interrupt disabled
1: Interrupt generated when WKUPIF bit in USBD_INTF register is set.
11
SPSIE
Suspend state interrupt enable
0: Suspend state interrupt disabled
1: Interrupt generated when SPSIF bit in USB_IFR register is set.
10
RSTIE
USB reset interrupt enable.
0: USB reset interrupt disabled
1: Interrupt generated when RSTIF bit in USBD_INTF register is set.
9
SOFIE
Start of frame interrupt enable
0: Start of frame interrupt disabled
1: Interrupt generated when SOFIF bit in USBD_INTF register is set.
8
ESOFIE
Expected start of frame interrupt enable
0: Expected start of frame interrupt disabled
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...