GD32F10x User Manual
727
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MCFZ
RTOR
CTSR
CTR
rw
rw
rw
rw
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value.
3
MCFZ
MSC counter freeze bit
0: MSC counters are not frozen
1: Freezes all the MSC counters to their current value. RTOR bit can work on this
frozen state.
2
RTOR
Reset on read bit
0: The MSC counters are not reset after reading MSC counter
1: The MSC counters are reset to zero after read them
1
CTSR
Counter stop rollover bit
0: The counters roll over to zero after they reached the maximum value
1: The counters do not roll over to zero after they reached the maximum value
0
CTR
Counter reset bit
Cleared by hardware 1 clock after set.
This bit is cleared automatically after 1 clock cycle
0: No effect
1: Reset all counters
22.4.23.
MSC receive interrupt flag register (ENET_MSC_RINTF)
Address offset: 0x0104
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RGUF
Reserved
rc_r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RFAE
RFCE
Reserved
rc_r
rc_r
Bits
Fields
Descriptions
31:18
Reserved
Must be kept at reset value.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...