GD32F10x User Manual
32
Figure 1-2. GD32F10x Medium-density series system architecture
NVIC
TPIU
Flash
Memory
Controller
Flash
Memory
SRAM
Controller
SRAM
AHB to APB
Bridge 2
AHB to APB
Bridge 1
GP DMA 7 chs
USART0
SPI0
EXTI
GPIOA
GPIOB
USART1~2
SPI1
TIMER1~3
WWDGT
CAN0
Slave
Slave
Slave
Slave
Slave
Master
Ibus
Dbus
Interrput request
POR/ PDR
PLL
F
max
: 108MHz
LDO
1.2V
IRC
8MHz
LVD
Powered By V
DDA
Master
I2C0
I2C1
USBD
FWDGT
RTC
Powered By V
DDA
GPIOC
GPIOD
GPIOE
TIMER0
Slave
EXMC
ADC0~1
12-bit
SAR ADC
AHB Peripherals
FMC
CRC
RCU
ARM Cortex-M3
Processor
Fmax:108MHz
SW/JTAG
S
y
s
te
m
D
C
o
d
e
IC
o
d
e
HXTAL
4-16MHz
APB
2
:
F
m
a
x
=
108
M
H
z
APB
1
:
F
m
a
x
=
54
M
H
Z
A
H
B
M
a
tr
ix
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...