GD32F10x User Manual
827
0: Disable control IN timeout interrupt
1: Enable control In timeout interrupt
2
Reserved
Must be kept at reset value.
1
EPDISEN
Endpoint disabled interrupt enable bit
0: Disable endpoint disabled interrupt
1: Enable endpoint disabled interrupt
0
TFEN
Transfer finished interrupt enable bit
0: Disable transfer finished interrupt
1: Enable transfer finished interrupt
Device OUT endpoint common interrupt enable register (USBFS_DOEPINTEN)
Address offset: 0x0814
Reset value: 0x0000 0000
This register contains the interrupt enable bits for the flags in USBFS_DOEPxINTF register.
If a bit in this register is set by software, the corresponding bit in USBFS_DOEPxINTF register
is able to trigger an endpoint interrupt in USBFS_DAEPINT register. The bits in this register
are set and cleared by software.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
B
T
B
S
T
P
E
N
Rese
rve
d
E
P
RX
F
OV
RE
N
S
T
P
F
E
N
Rese
rve
d
E
P
DIS
E
N
T
F
E
N
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
BTBSTPEN
Back-to-back SETUP packets (Only for control OUT endpoint) interrupt enable bit
0: Disable back-to-back SETUP packets interrupt
1: Enable back-to-back SETUP packets interrupt
5
Reserved
Must be kept at reset value.
4
EPRXFOVREN
Endpoint Rx FIFO overrun interrupt enable bit
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...