![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 481](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800481.webp)
GD32F10x User Manual
481
4
RXGC
General call address (0x00) received.
This bit is cleared by hardware after a STOP or a START signal or I2CEN=0.
0: No general call address (0x00) received
1: General call address (0x00) received
3
Reserved
Must be kept at reset value.
2
TR
Transmitter or receiver
This bit indicates whether the I2C is a transmitter or a receiver. It is cleared by
hardware after a STOP or a START signal or I2CEN=0 or LOSTARB=1.
0: Receiver
1: Transmitter
1
I2CBSY
Busy flag
This bit is cleared by hardware after a STOP signal
0: No I2C communication.
1: I2C communication active.
0
MASTER
A flag indicating whether I2C block is in master or slave mode.
This bit is set by hardware when a START signal generates.
This bit is cleared by hardware after a STOP signal or I2CEN=0 or LOSTARB=1.
0: Slave mode
1: Master mode
17.4.8.
Clock configure register (I2C_CKCFG)
Address offset: 0x1C
Reset value: 0x0000 0000
This register can be accessed by half-word (16-bit) or word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FAST
DTCY
Reserved
CLKC[11:0]
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15
FAST
I2C speed selection in master mode
0: Standard speed
1: Fast speed
14
DTCY
Duty cycle in fast mode
0: T
low
/T
high
=2
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...