GD32F10x User Manual
821
0: Disable ACK interrupt
1: Enable ACK interrupt
4
NAKIE
NAK interrupt enable
0: Disable NAK interrupt
1: Enable NAK interrupt
3
STALLIE
STALL interrupt enable
0: Disable STALL interrupt
1: Enable STALL interrupt
2
Reserved
Must be kept at reset value.
1
CHIE
Channel halted interrupt enable
0: Disable channel halted interrupt
1: Enable channel halted interrupt
0
TFIE
Transfer finished interrupt enable
0: Disable transfer finished interrupt
1: Enable transfer finished interrupt
Host channel-x transfer length register (USBFS_HCHxLEN) (x = 0..7, where x =
channel number)
Address offset: (channel_number × 0x20)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
DP
ID[1
:0
]
P
CN
T
[9
:0
]
T
L
E
N[1
8
:1
6
]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
T
L
E
N[1
5
:0
]
rw
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value.
30:29
DPID[1:0]
Data PID
Software should write this field before the transfer starts. For OUT transfers, this
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...