![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 692](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800692.webp)
GD32F10x User Manual
692
D
A
V
Buffer 2 address[31:0] or Next descriptor address[31:0]/Timestamp High[31:0]
Buffer 1 address[31:0]/Timestamp Low[31:0]
Buffer 1 byte size
[12:0]
Reserved
[31:29]
Buffer 2 byte size
[28:16]
T
T
S
E
N
R
e
s
Status[16:0]
T
T
M
S
S
Ctrl
[30:26]
Res
[19:18]
Ctrl
[23:20]
Reserved
[15:13]
31
0
16
TDES0
TDES1
TDES2
TDES3
TDES0: Transmit descriptor word 0
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DAV
INTC
LSG
FSG
DCRC
DPAD
TTSEN
Reserved
CM[1:0]
TERM
TCHM
Reserved
TTMSS
IPHE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ES
JT
FRMF
IPPE
LCA
NCA
LCO
ECO
VFRM
COCNT[3:0]
EXD
UFE
DB
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
DAV
DAV bit
The DMA clears this bit either when it completes the frame transmission or the
buffer allocated in the descriptor is read completely. This bit of the frame’s first
descriptor must be set after all subsequent descriptors belonging to the same
frame have been set.
0: The descriptor is available for CPU not for DMA
1: The descriptor is available for DMA not for CPU
30
INTC
Interrupt on completion bit
This is valid only when the last segment (TDES0[29]) is set.
0: TS bit in ENET_DMA_STAT is not set when frame transmission complete.
1: TS bit in ENET_DMA_STAT is set when frame transmission complete.
29
LSG
Last segment bit
This bit indicates that the buffer contains the last segment of the frame.
0: The buffer of descriptor is not stored the last part of frame
1: The buffer of descriptor is stored the last part of frame
28
FSG
First segment bit
This bit indicates that the buffer contains the first segment of a frame.
0: The buffer of descriptor is not stored the first block of frame
1: The buffer of descriptor is stored the first block of frame
27
DCRC
Disable CRC bit
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...