![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 695](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800695.webp)
GD32F10x User Manual
695
0:No loss of carrier occurred
1:A loss of carrier occurred during frame transmission
10
NCA
No carrier bit
0: PHY carrier sense signal is active
1: The carrier sense signal from the PHY was not asserted during transmission
9
LCO
Late collision bit
If a collision occurs when 64 bytes (including preamble and SFD) has already
transferred, this situation called late collision.
0: No late collision occurred
1: Late collision situation occurred
Note
: This bit is not valid if the UFE bit is set
8
ECO
Excessive collision bit
If the RTD=1 (retry function disable), this bit is set after the first collision.
If the RTD=0 (retry function enable), this bit is set when failed 16 successive retry
transmitting.
When this bit is set, the transmission of current frame is aborted.
0: No excessive collision occurred
1: Excessive collision occurred
7
VFRM
VLAN frame bit
0:The transmitted frame was a normal frame
1: The transmitted frame was a VLAN-type frame
6:3
COCNT[3:0]
Collision count bits
This 4-bit counter value indicates the number of collisions occurring before the
frame was transmitted. The count is not valid when the ECO bit (TDES0[8]) is set
2
EXD
Excessive deferral bit
This is valid when the DFC bit in the MAC configuration register is set
0: No excessive deferral occurred
1: The transmission has ended because of excessive deferral time is over 3036
bytes
1
UFE
Underflow error bit
This bit indicates that the TxDMA comes across an empty TxFIFO while
transmitting the frame before EOF which is caused by pushing data to TxFIFO late
from memory. The transmission process enters the suspend state and sets both
the TU (bit 5) and the TS (bit 0) in ENET_DMA_STAT
0: No underflow error occurred
1: Underflow error occurred and the MAC aborted the frame transmitting
0
DB
Deferred bit
This bit indicates whether the transmitting frame is deferred because of interface
signal CRS is active before MAC transmit frame.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...