GD32F10x User Manual
276
Figure 15-8. Timing chart of center-aligned counting mode
shows some examples of the
counter behavior when TIMERx_CAR=0x99. TIMERx_PSC=0x0
Figure 15-8. Timing chart of center-aligned counting mode
Hardware set
Software clear
CEN
PSC_CLK
CNT_REG
3
2
1
0
1
2
.
98
99
98
1
0
Underflow
Overflow
TIMERx_CTL0 CAM = 2'b11
TIMER_CK
1
2
.
98
99
98
97
UPIF
CHxIF
CHxIF
TIMERx_CTL0 CAM = 2'b10 (upcount only
)
TIMERx_CTL0 CAM = 2'b10 (downcount only
)
CHxIF
CHxCV=2
2
1
2
Update event (from overflow/underflow) rate configuration
The rate of update events generation (from overflow and underflow events) can be configured
by the TIMERx_CREP register. Counter repetition is used to generator update event or
updates the timer registers only after a given number (N+1) of cycles of the counter, where N
is CREP in TIMERx_CREP register. The repetition counter is decremented at each counter
overflow (does not exist in down counting mode) and underflow (does not exist in up counting
mode).
Setting the UPG bit in the TIMERx_SWEVG register will reload the content of CREP in
TIMERx_CREP register and generator an update event.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...