![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 838](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800838.webp)
GD32F10x User Manual
838
1: Endpoint enabled
Software should follow the operation guide to disable or enable an endpoint.
30
EPD
Endpoint disable
Software can set this bit to disable the endpoint. Software should follow the
operation guide to disable or enable an endpoint.
29
SODDFRM
SD1PID
Set odd frame (For isochronous OUT endpoints)
This bit has effect only if this is an isochronous OUT endpoint.
Software sets this bit to set EOFRM bit in this register.
Set DATA1 PID (For interrupt/bulk OUT endpoints)
Software sets this bit to set DPID bit in this register.
28
SEVENFRM
SD0PID
Set even frame (For isochronous OUT endpoints)
Software sets this bit to clear EOFRM bit in this register.
Set DATA0 PID (For interrupt/bulk OUT endpoints)
Software sets this bit to clear DPID bit in this register.
27
SNAK
Set NAK
Software sets this bit to set NAKS bit in this register.
26
CNAK
Clear NAK
Software sets this bit to clear NAKS bit in this register.
25:22
Reserved
Must be kept at reset value.
21
STALL
STALL handshake
Software can set this bit to make USBFS sends STALL handshake during an OUT
transaction. This bit has a higher priority than NAKS bit in this register and GINAK
in USBFS_DCTL register. If both STALL and NAKS bits are set, the STALL bit takes
effect.
For control OUT endpoint:
Only USBFS can clear this bit when a SETUP token is received on the
corresponding OUT endpoint. Software is not able to clear it.
For interrupt or bulk OUT endpoint:
Only software can clear this bit.
20
SNOOP
Snoop mode
This bit controls the snoop mode of an OUT endpoint. In snoop mode, USBFS
doesn
’t check the received data packet’s CRC value.
0: Snoop mode disabled
1: Snoop mode enabled
19:18
EPTYPE[1:0]
Endpoint type
This field defines the transfer type of this endpoint:
00: Control
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...