![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 813](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800813.webp)
GD32F10x User Manual
813
P
T
X
F
S
[1
5
:0
]
r
Bits
Fields
Descriptions
31:24
PTXREQT[7:0]
Top entry of the periodic Tx request queue
Entry in the periodic transmit request queue.
Bits 30:27: Channel Number
Bits 26:25:
00: IN/OUT token
01: Zero-length OUT packet
11: Channel halt request
Bit 24: Terminate Flag, indicating last entry for selected channel.
23:16
PTXREQS[7:0]
Periodic Tx request queue space
The remaining space of the periodic transmit request queue.
0: Request queue is Full
1: 1 entry
2
:
2 entries
…
n: n entries (0
≤n≤8)
Others: Reserved
15:0
PTXFS[15:0]
Periodic Tx FIFO space
The remaining space of the periodic transmit FIFO.
In terms of 32-bit words.
0: periodic Tx FIFO is full
1: 1 word
2: 2 words
n: n words (0
≤n≤PTXFD)
Others: Reserved
Host all channels interrupt register (USBFS_HACHINT)
Address offset: 0x0414
Reset value: 0x0000 0000
When a channel interrupt is triggered, USBFS set corresponding bit in this register and
software should read this register to know which channel is asserting interrupts.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...