GD32F10x User Manual
89
00111: CK_SYS = CK_PLL x 9
01000: CK_SYS = CK_PLL x 10
01001: CK_SYS = CK_PLL x 11
01010: CK_SYS = CK_PLL x 12
01011: CK_SYS = CK_PLL x 13
01100: CK_SYS = CK_PLL x 14
01101: CK_SYS = CK_PLL x 15
01110: CK_SYS = CK_PLL x 16
01111: CK_SYS = CK_PLL x 16
10000: CK_SYS = CK_PLL x 17
10001: CK_SYS = CK_PLL x 18
10010: CK_SYS = CK_PLL x 19
10011: CK_SYS = CK_PLL x 20
10100: CK_SYS = CK_PLL x 21
10101: CK_SYS = CK_PLL x 22
10110: CK_SYS = CK_PLL x 23
10111: CK_SYS = CK_PLL x 24
11000: CK_SYS = CK_PLL x 25
11001: CK_SYS = CK_PLL x 26
11010: CK_SYS = CK_PLL x 27
11011: CK_SYS = CK_PLL x 28
11100: CK_SYS = CK_PLL x 29
11101: CK_SYS = CK_PLL x 30
11110: CK_SYS = CK_PLL x 31
11111: CK_SYS = CK_PLL x 32
17
PREDV0
PREDV0 division factor
This bit is set and reset by software. These bits can be written when PLL is disable.
0: PREDV0 input source clock not divided
1: PREDV0 input source clock divided by 2
16
PLLSEL
PLL clock source selection
Set and reset by software to control the PLL clock source.
0: (IRC8M / 2) clock selected as source clock of PLL
1: HXTAL selected as source clock of PLL
15:14
ADCPSC[1:0]
ADC clock prescaler selection
These bits and bit 28 of RCU_CFG0 are written by software to define the ADC
prescaler factor.Set and cleared by software.
000: (CK_APB2 / 2) selected
001: (CK_APB2 / 4) selected
010: (CK_APB2 / 6) selected
011: (CK_APB2 / 8) selected
100: (CK_APB2 / 2) selected
101: (CK_APB2 / 12) selected
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...