GD32F10x User Manual
718
0x6,0x7: 1792 bytes
22.4.9.
MAC VLAN tag register (ENET_MAC_VLT)
Address offset: 0x001C
Reset value: 0x0000 0000
This register configures the IEEE 802.1Q VLAN Tag to identify the VLAN frames. The MAC
compares the 13
th
and 14
th
byte (length/type field) of the receiving frame with 0x8100, and
the following 2 bytes (the 15
th
and 16
th
byte) are compared with the VLAN tag.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
VLTC
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
VLTI[15:0]
rw
Bits
Fields
Descriptions
31:17
Reserved
Must be kept at reset value.
16
VLTC
12-bit VLAN tag comparison bit
This bit selects 12 or 16 bit VLAN tag for comparison.
0: All 16 bits (the 15
th
and 16
th
byte) of the VLAN tag in received frame are
used for comparison.
1: Only low 12 bits of the VLAN tag in received frame are used for comparison.
15:0
VLTI[15:0]
VLAN tag identifier (for receive frames) bits
These bits are configured for detecting VLAN frame using 802.1Q VLAN tag
format. The format shows below:
VLTI[15:13]: UP(user priority)
VLTI[12]: CFI(canonical format indicator)
VLTI[11:0]: VID(VLAN identifier)
When comparison bits (VLTI[11:0] if VLTC=1 or VLTI[15:0] if VLTC=0) are all
zeros, VLAN tag comparison is bypassed and every frame with type filed value
of 0x8100 is considered a VLAN frame.
When comparison bits not all zeros, VLAN tag comparison use bit VLTI[11:0]
(if VLTC=1) or VLTI[15:0] (if VLTC=0) for checking.
22.4.10.
MAC remote wakeup frame filter register (ENET_MAC_RWFF)
Address offset: 0x0028
Reset value: 0x0000 0000
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...