![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 619](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800619.webp)
GD32F10x User Manual
619
1: Detect interrupt falling edge
1
INTHS
Interrupt high-level status
0: Not detect interrupt high-level
1: Detect interrupt high-level
0
INTRS
Interrupt rising edge status
0: Not detect interrupt rising edge
1: Detect interrupt rising edge
NAND Flash/PC Card common space timing configuration registers
(EXMC_NPCTCFGx) (x=1, 2, 3)
Address offset: 0x48 + 0x20 * x, (x = 1, 2, and 3)
Reset value: 0xFFFF FFFF
This register has to be accessed by word (32-bit).
These operations applicable to common memory space for 16-bit PC Card, CF card and
NAND Flash.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
COMHIZ[7:0]
COMHLD[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
COMWAIT[7:0]
COMSET[7:0]
rw
rw
Bits
Fields
Description
31:24
COMHIZ[7:0]
Common memory data bus HiZ time
The bits are defined as time of bus keep high impedance state after writing the data.
0x00: COMHIZ = 1 * HCLK
……
0xFE: COMHIZ = 255 * HCLK
0xFF: COMHIZ = 256 * HCLK
23:16
COMHLD[7:0]
Common memory hold time
After sending the address, the bits are defined as the address hold time. In write
operation, they are also defined as the data signal hold time.
0x00: Reserved
0x01: COMHLD = 1 * HCLK
……
0xFE: COMHLD = 254 * HCLK
0xFF: COMHLD = 255 * HCLK
15:8
COMWAIT[7:0]
Common memory wait time
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...