![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 768](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800768.webp)
GD32F10x User Manual
768
r
r
r
r
r
Bits
Fields
Descriptions
15
RX_DP
Receive data + line status
Represent the status on the DP line
14
RX_DM
Receive data - line status
Represent the status on the DM line
13
LOCK
Locked the USB
Set by the hardware indicate that at the least two consecutive SOF have been
received
12:11
SOFLN[1:0]
SOF lost number
Increment every ESOFIF happens by hardware
Cleared once the reception of SOF
10:0
FCNT[10:0]
Frame number counter
The Frame number counter incremented every SOF received.
23.7.4.
USBD device address register (USBD_DADDR)
Address offset: 0x4C
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
USBEN
USBDAR[6:0]
rw
rw
Bits
Fields
Descriptions
15:8
Reserved
Must be kept at reset value
7
USBEN
USB device enable
Set by software to enable the USB device
0: The USB device disabled. No transactions handled.
1: The USB device enabled.
6:0
USBDAR[6:0]
USBD device address
After bus reset, the address is reset to
0x00. If the enable bit is set, the device will respond on packets
for function address DEV_ADDR
23.7.5.
USBD buffer address register (USBD_BADDR)
Address offset: 0x50
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...