![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 613](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800613.webp)
GD32F10x User Manual
613
1: Enabled write in the bank by the EXMC (default after reset)
11
NRWTCFG
NWAIT signal configuration, only work in synchronous mode
0: NWAIT signal is active one data cycle before wait state
1: NWAIT signal is active during wait state
10
WRAPEN
Wrapped burst mode enable
0: Disable wrap burst mode support
1: Enable wrap burst mode support
9
NRWTPOL
NWAIT signal polarity
0: Low level is active of NWAIT
1: High level is active of NWAIT
8
SBRSTEN
Synchronous burst enable
0: Disable burst access mode
1: Enable burst access mode
7
Reserved
Must be kept at reset value.
6
NREN
NOR Flash access enable
0: Disable NOR Flash access
1: Enable NOR Flash access
5:4
NRW[1:0]
NOR region memory data bus width
00: 8 bits
01: 16 bits(default after reset)
10/11: Reserved
3:2
NRTP[1:0]
NOR region memory type
00: SRAM(default after reset for region1-region3)
01: PSRAM (CRAM)
10: NOR Flash(default after reset for region0)
11: Reserved
1
NRMUX
NOR region memory address/data multiplexing
0: Disable address/data multiplexing function
1: Enable address/data multiplexing function
0
NRBKEN
NOR region enable
0: Disable the corresponding memory bank
1: Enable the corresponding memory bank
SRAM/NOR Flash timing configuration registers (EXMC_SNTCFGx) (x=0, 1, 2,
3)
Address offset: 0x04 + 8 * x, (x = 0, 1, 2, and 3)
Reset value: 0x0FFF FFFF
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...