GD32F10x User Manual
841
This register contains the status and events of an OUT endpoint, when an OUT endpoint
interrupt occurs, read this register for the respective endpoint to know the source of the
interrupt. The flag bits in this register are all set by hardware and cleared by writing 1.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
B
T
B
S
T
P
Rese
rve
d
E
P
RX
F
OV
R
S
T
P
F
Rese
rve
d
E
P
DIS
TF
rc_w1/rw
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
BTBSTP
Back-to-back SETUP packets (Only for control OUT endpoint)
This flag is triggered when a control out endpoint has received more than 3 back-
to-back setup packets.
5
Reserved
Must be kept at reset value.
4
EPRXFOVR
Endpoint Rx FIFO overrun
This flag is triggered if the OUT endpoint
’s Rx FIFO has no enough space for a
packet data when an OUT token is incoming. USBFS will drop the incoming OUT
data packet and sends a NAK handshake in this case.
3
STPF
SETUP phase finished (Only for control OUT endpoint)
This flag is triggered when a setup phase finished, i.e. USBFS receives an IN or
OUT token after a setup token.
2
Reserved
Must be kept at reset value.
1
EPDIS
Endpoint disabled
This flag is triggered when an endpoint is disabled by the software
’s request.
0
TF
Transfer finished
This flag is triggered when all the OUT transactions assigned to this endpoint have
been finished.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...