GD32F10x User Manual
744
0x1: Running: Fetching receive transfer descriptor
0x2: Reserved
0x3: Running: Waiting for receive packet
0x4: Suspended: Receive descriptor unavailable
0x5: Running: Closing receive descriptor
0x6: Reserved
0x7: Running: Transferring the receive packet data from receive buffer to host
memory
16
NI
Normal interrupt summary
The NI bit is logical ORed of the following if the corresponding interrupt bit is
enabled in the ENET_DMA_INTEN register:
TS (ENET_DMA_STAT [0]): Transmit interrupt
TBU (ENET_DMA_STAT [2]): Transmit buffer unavailable
RS (ENET_DMA_STAT [6]): Receive interrupt
ER (ENET_DMA_STAT [14]): Early receive interrupt
Note
: Each time when this bit is set, application must cleared its source bit by
writing 1 to that bit.
15
AI
Abnormal interrupt summary bit
The AI bit is logical ORed of the following if the corresponding interrupt bit is
enabled in the ENET_DMA_INTEN register:
TPS (ENET_DMA_STAT [1]):Transmit process stopped
TJT (ENET_DMA_STAT [3]):Transmit jabber timeout
RO (ENET_DMA_STAT [4]): Receive FIFO overflow
TU (ENET_DMA_STAT [5]): Transmit underflow
RBU (ENET_DMA_STAT [7]): Receive buffer unavailable
RPS (ENET_DMA_STAT [8]): Receive process stopped
RWT (ENET_DMA_STAT [9]): Receive watchdog timeout
ET (ENET_DMA_STAT [10]): Early transmit interrupt
FBE (ENET_DMA_STAT [13]): Fatal bus error
Note
: Each time when this bit is set, application must cleared its source bit by
writing 1 to that bit.
14
ER
Early receive status bit
This bit is automatically cleared when the ENET_DMA_STAT [6] is set.
0: The first buffer has not been filled
1: The first buffer has filled with received frame
13
FBE
Fatal bus error status bit
This bit indicates a response error on AHB interface is occurred and the error type
can be decoded by EB[2:0] bits.
0: Bus error has not occurred
1: A bus error occurred and the corresponding DMA stops all operations
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...