GD32F10x User Manual
638
If this bit is set, the CAN leaves sleep working mode when CAN bus activity is
detected, and SLPWMOD bit in CAN_CTL register will be cleared automatically.
0: The sleeping working mode is left manually by software
1: The sleeping working mode is left automatically by hardware
4
ARD
Automatic retransmission disable
0: Enable automatic retransmission
1: Disable automatic retransmission
3
RFOD
Rx FIFO overwrite disable
0: Enable Rx FIFO overwrite when Rx FIFO is full and overwrite the FIFO with the
incoming frame
1: Disable Rx FIFO overwrite when Rx FIFO is full and discard the incoming frame
2
TFO
Tx FIFO order
0: Order with the identifier of the frame (the smaller identifier has higher priority)
1: Order with first-in and first-out
1
SLPWMOD
Sleep working mode
If this bit is set by software, the CAN enters sleep working mode after current
transmission or reception is completed. This bit can be cleared by software or
hardware. If AWU bit in CAN_CTL register is set, this bit is cleared by hardware
when CAN bus activity is detected.
0: Disable sleep working mode
1: Enable sleep working mode
0
IWMOD
Initial working mode
0: Disable initial working mode
1: Enable initial working mode
21.4.2.
Status register (CAN_STAT)
Address offset: 0x04
Reset value: 0x0000 0C02
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RXL
LASTRX
RS
TS
Reserved
SLPIF
WUIF
ERRIF
SLPWS
IWS
r
r
r
r
rc_w1
rc_w1
rc_w1
r
r
Bits
Fields
Descriptions
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...