![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 708](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800708.webp)
GD32F10x User Manual
708
DMA controller interrupts
The DMA controller has two types of event: Normal and Abnormal.
No matter what type the event is, it has an enable bit (just like mask bit) to control the
generating interrupt or not. Each event can be cleared by writing 1 to it. When all of the events
are cleared or all of the event enable bits are cleared, the corresponding summary interrupt
bit is cleared. If both normal and abnormal interrupts are cleared, the DMA interrupt will be
cleared.
Below block diagram illustrates the Ethernet module interrupt connection:
Figure 22-12. Ethernet interrupt scheme
MSCI
WUMI
TMSTI
Ethernet
Interrupt
AI
AISE
FBE
FBEIE
TPS
TPSIE
RO
ROIE
TJT
TJTIE
RBU
RBUIE
AND
AND
AND
AND
AND
OR
OR
OR
TU
TUIE
RWT
RWTIE
RPS
RPSIE
ET
ETIE
AND
AND
AND
AND
AND
RS
ER
TS
NI
NISE
TBU
TBUIE
AND
RIE
AND
ERIE
AND
TIE
AND
OR
AND
OR
Normal Interrupt
Abnormal Interrupt
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...