![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 210](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800210.webp)
GD32F10x User Manual
210
1: hold the FWDGT counter clock for debug when core halted.
7:6
TRACE_MODE[1:0] Trace pin allocation mode
This bit is set and reset by software
00: Trace pin used in asynchronous mode.
01: Trace pin used in synchronous mode and the data length is 1.
10: Trace pin used in synchronous mode and the data length is 2.
11: Trace pin used in synchronous mode and the data length is 4.
5
TRACE_IOEN
Trace pin allocation enable
This bit is set and reset by software
0: Trace pin allocation disable
1: Trace pin allocation enable
4:3
Reserved
Must be kept at reset value
2
STB_HOLD
Standby mode hold bit
This bit is set and reset by software
0: no effect
1: At the standby mode, the clock of AHB bus and system clock are provided by
CK_IRC8M, a system reset generated when exit standby mode.
1
DSLP_HOLD
Deep-sleep mode hold bit
This bit is set and reset by software
0: no effect
1: At the Deep-sleep mode, the clock of AHB bus and system clock are provided by
CK_IRC8M.
0
SLP_HOLD
Sleep mode hold bit
This bit is set and reset by software
0: no effect
1: At the sleep mode, the clock of AHB is on.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...