![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 280](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800280.webp)
GD32F10x User Manual
280
interrupt and DMA request will be asserted based on the configuration of CHxIE and CHxDEN
in TIMERx_DMAINTEN
Direct generation
: if you want to generate a DMA request or Interrupt, you can set CHxG by
software directly.
The channel input capture function can be also used for pulse width measurement from
signals on the TIMERx_CHx pins. For example, PWM signal connect to CI0 input. Select
channel 0 capture signals to CI0 by setting CH0MS
to 2’b01 in the channel control register
(TIMERx_CHCTL0) and set capture on rising edge. Select channel 1 capture signal to CI0 by
setting CH1MS
to 2’b10 in the channel control register (TIMERx_CHCTL0) and set capture
on falling edge. The counter set to restart mode and restart on channel 0 rising edge. Then
the TIMERx_CH0CV can measure the PWM period and the TIMERx_CH1CV can measure
the PWM duty.
Channel output compare function
Figure 15-13. channel output compare principle (with complementary output, x=0,1,2)
Capture/
compare register
CHxCV
Counter
o
u
tp
u
t
co
m
p
a
ra
to
r
Compare
output control
CHxCOMCTL
CNT>CHxCV
CNT=CHxCV
CNT<CHxCV
Output
complementary
protection
register
&Dead-Time
Output enable
and polarity
selector
CHxP,CHxNP
CHxE,CHxNE
OxCPRE
CHx_O
CHx_ON
Figure 15-14. channel output compare principle (CH3_O)
Capture/
compare register
CH3CV
Counter
o
u
tp
u
t
c
o
m
p
a
ra
to
r
Compare output
control
CH3COMCTL
Output enable
and polarity
selector
CH3P,CH3E
O3CPRE
CH3_O
CNT>CH3CV
CNT=CH3CV
CNT<CH3CV
Figure 15-13. channel output compare principle (with complementary output,
x=0,1,2)
and
Figure 15-14. channel output compare principle (CH3_O)
show the principle
circuit of channels output compare function. The relationship between the channel output
signal CHx_O/CHx_ON and the OxCPRE signal (more details refer to
) is described as blew: The active level of O0CPRE is high, the output level of
CH0_O/CH0_ON depends on OxCPRE signal, CHxP/CHxNP bit and CH0E/CH0NE bit
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...