GD32F10x User Manual
227
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TSVREN SWRCST Reserved ETERC
ETSRC[2:0]
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DAL
Reserved.
DMA
Reserved
RSTCLB
CLB
CTN
ADCON
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23
TSVREN
Channel 16 and 17 enable of ADC0.
0: Channel 16 and 17 of ADC0 disable
1: Channel 16 and 17 of ADC0 enable
22
SWRCST
Software start conversion of routine sequence
Set 1 on this bit starts a conversion of a routine sequence if ETSRC is 111. It is
set by software and cleared by software or by hardware immediately after the
conversion starts.
21
Reserved
Must be kept at reset value.
20
ETERC
External trigger enable for routine sequence
0: External trigger for routine sequence disable
1: External trigger for routine sequence enable
19:17
ETSRC[2:0]
External trigger select for routine sequence
For ADC0 and ADC1:
000: Timer 0 CH0
001: Timer 0 CH1
010: Timer 0 CH2
011: Timer 1 CH1
100: Timer 2 TRGO
101: Timer 3 CH3
110: EXTI line 11/ Timer 7 TRGO
111: SWRCST
For ADC2:
000: Timer 2 CH0
001: Timer 1 CH2
010: Timer 0 CH2
011: Timer 7 CH0
100: Timer 7 TRGO
101: Timer 4 CH0
110: Timer 4 CH2
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...