GD32F10x User Manual
408
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MMC[2:0]
Reserved
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value
6:4
MMC[2:0]
Master mode control
These bits control the selection of TRGO signal, which is sent in master mode to
slave timers for synchronization function.
000:
When a counter reset event occurs, a TRGO trigger signal is output. The
counter resert source:
Master timer generate a reset
the UPG bit in the TIMERx_SWEVG register is set
001: Enable. When a conter start event occurs, a TRGO trigger signal is output. The
counter start source :
CEN control bit is set
The trigger input in pause mode is high
010: When an update event occurs, a TRGO trigger signal is output. The update
source depends on UPDIS bit and UPS bit.
011: When a capture or compare pulse event occurs in channel0, a TRGO trigger
signal is output.
100: When a compare event occurs, a TRGO trigger signal is output. The compare
source is from O0CPRE.
101: Reserved
110: Reserved
111: Reserved
3:0
Reserved
Must be kept at reset value.
Interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...