GD32F10x User Manual
623
21.
Controller area network (CAN)
21.1.
Overview
CAN bus (Controller Area Network) is a bus standard designed to allow microcontrollers and
devices to communicate with each other without a host computer.
As CAN network interface, basic extended CAN supports the CAN protocols version 2.0A and
B. The CAN interface automatically handles the transmission and the reception of CAN
frames. The CAN provides 14 scalable/configurable identifier filter banks in GD32F10x
XD/HD/MD and 28 scalable/configurable identifier filter banks in GD32F10x CL. The filters
are used for selecting the input message as software requirement and otherwise discarding
the message. Three transmit mailboxes are provided to the software for transfer messages.
The transmission scheduler decides which mailbox will be transmitted firstly. Three complete
messages can be stored in every FIFO. The FIFOs are managed completely by hardware.
Two receiving FIFOs are used by hardware to store the incoming messages. In addition, the
CAN controller provides all hardware functions, which supports the time-triggered
communication option, in safety-critical applications.
21.2.
Characteristics
Supports CAN protocols version 2.0A, B
Baud rates up to 1 Mbit/s
Supports the time-triggered communication
Interrupt enable and clear
Transmission
Supports 3 transmit mailboxes
Prioritization of messages
Supports Time Stamp at SOF transmission
Reception
Supports 2 RX FIFOs and each has 3 messages depth
14 scalable/configurable identifier filter banks in GDF10x XD/HD/MD
28 scalable/configurable identifier filter banks in GDF10x CL
FIFO lock
Time-triggered communication
Disable retransmission automatically in time-triggered communication mode
16-bit free timer
Time Stamp on SOF reception
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...