GD32F10x User Manual
615
7:4
AHLD[3:0]
Address hold time
This field is used to set the time of address hold phase, which only used in mode D
and multiplexed mode.
0x0: Reserved
0x1: Address hold time = 2 * HCLK
……
0xF: Address hold time = 16 * HCLK
3:0
ASET[3:0]
Address setup time
This field is used to set the time of address setup phase.
Note: meaningful only in asynchronous access of SRAM,ROM,NOR Flash
0x0: Address setup time = 1 * HCLK
……
0xF: Address setup time = 16 * HCLK
SRAM/NOR Flash write timing configuration registers (EXMC_SNWTCFGx)
(x=0, 1, 2, 3)
Address offset: 0x104 + 8 * x, (X = 0, 1, 2, and 3)
Reset value: 0x0FFF FFFF
This register has to be accessed by word (32-bit).
This register is meaningful only when the EXMODEN bit in EXMC_SNCTLx is set to 1.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
WASYNCMOD[1:0]
DLAT[3:0]
CKDIV[3:0]
Reserved
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WDSET[7:0]
WAHLD[3:0]
WASET[3:0]
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29:28
WASYNCMOD[1:0]
Asynchronous access mode
The bits are valid only when the EXMODEN bit in the EXMC_SNCTLx register is 1.
00: Mode A access
01: Mode B access
10: Mode C access
11: Mode D access
27:24
DLAT[3:0]
Data latency for NOR Flash. Only valid in synchronous access
0x0: Data latency of first burst access is 2 EXMC_CLK
0x1: Data latency of first burst access is 3 EXMC_CLK
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...