GD32F10x User Manual
643
1: Mailbox 0 transmit finished with no error
0
MTF0
Mailbox 0 transmit finished
This bit is set by hardware when the transmission finishes or aborts. This bit is
reset by writting 1 to this bit or TEN bit in CAN_TMI0 is 1.
0: Mailbox 0 transmit is progressing
1: Mailbox 0 transmit finished
21.4.4.
Receive message FIFO0 register (CAN_RFIFO0)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RFD0
RFO0
RFF0
Reserved
RFL0[1:0]
rs
rc_w1
rc_w1
r
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5
RFD0
Rx FIFO0 dequeue
This bit is set by software to start dequeuing a frame from Rx FIFO0.
This bit is reset by hardware when the dequeuing is done.
4
RFO0
Rx FIFO0 overfull
This bit is set by hardware when Rx FIFO0 is overfull and reset by software when
writting 1 to this bit.
0: The Rx FIFO0 is not overfull
1: The Rx FIFO0 is overfull
3
RFF0
Rx FIFO0 full
This bit is set by hardware when Rx FIFO0 is full and reset by software when
writting 1 to this bit.
0: The Rx FIFO0 is not full
1: The Rx FIFO0 is full
2
Reserved
Must be kept at reset value.
1:0
RFL0[1:0]
Rx FIFO0 length
These bits are the length of the Rx FIFO0.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...