GD32F10x User Manual
811
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
CLK
S
E
L
[1
:0
]
rw
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1:0
CLKSEL[1:0]
Clock select for usbclock.
01: 48MHz clock
others: reserved
Host frame interval register (USBFS_HFT)
Address offset: 0x0404
Reset value: 0x0000 BB80
This register sets the frame interval for the current enumerating speed when USBFS controller
is enumerating.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
F
RI[1
5
:0
]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
FRI[15:0]
Frame interval
This value describes the frame time in terms of PHY clocks. Each time when port is
enabled after a port reset operation, USBFS use a proper value according to the
current speed, and software can write to this field to change the value. This value
should be calculated using the frequency described below:
Full-Speed: 48MHz
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...