GD32F10x User Manual
710
0x6: 48 bit times(For Half-duplex, must be reserved)
0x7: 40 bit times(For Half-duplex, must be reserved)
16
CSD
Carrier sense disable bit
0: The MAC transmitter generates carrier sense error and aborts the transmission
1: The MAC transmitter ignores the MII CRS signal during frame transmission in
Half-duplex mode. Loss of carrier error and no carrier error will not be generated.
15
Reserved
Must be kept at reset value.
14
SPD
Fast Ethernet speed bit
Indicates the speed in Fast Ethernet mode:
0: 10 Mbit/s
1: 100 Mbit/s
13
ROD
Receive own disable bit
This bit is not applicable if the MAC is operating in Full-duplex mode
0: The MAC receives all packets that are given by the PHY while transmitting
1: The MAC disables the reception of frames in Half-duplex mode
12
LBM
Loopback mode bit
0: The MAC operates in normal mode
1: The MAC operates in loopback mode at the MII.
11
DPM
Duplex mode bit
0: Half-duplex mode enable
1: Full-duplex mode enable
10
IPFCO
IP frame checksum offload bit
0: The checksum offload function in the receiver is disabled
1: IP frame checksum offload function enabled for received IP frame
9
RTD
Retry disable bit
This bit is applicable only in the Half-duplex mode
0: The MAC attempts retries up to 16 times based on the settings of BOL
1: The MAC attempts only 1 transmission.
8
Reserved
Must be kept at reset value.
7
APCD
Automatic pad/CRC drop bit
This bit only valid for a non tagged frame and its length field value is equal or less
than 1536.
0: The MAC forwards all received frames without modify it
1: The MAC strips the Pad/FCS field on received frames
6:5
BOL[1:0]
Back-off limit bits
When a collision occurred, the MAC needs to retry sending current frame after
delay some time. The base time unit for this delay time (dt) called slot time which
means 1 slot time is equal to 512 bit times. This delay time (dt) is a random integer
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...