GD32F10x User Manual
696
Valid only in Half-duplex mode
0:No transmission deferred
1:The MAC is deferred before transmission
TDES1: Transmit descriptor word 1
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TB2S[12:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TB1S[12:0]
rw
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28:16
TB2S[12:0]
Transmit buffer 2 size bits
These bits indicate byte size of the second data buffer. This field is not valid if the
TCHM bit (TDES0[20]) is set.
15:13
Reserved
Must be kept at reset value
12:0
TB1S[12:0]
Transmit buffer 1 size bits
These bits indicate the byte size of the first data buffer. If this field is 0, the TxDMA
ignores this buffer and uses buffer 2 (for TCHM=0) or the next descriptor (for
TCHM=1).
TDES2: Transmit descriptor word 2
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TB1AP/TTSL[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TB1AP/TTSL[15:0]
rw
Bits
Fields
Descriptions
31:0
TB1AP/TTSL[31:0]
Transmit buffer 1 address pointer/Transmit frame timestamp low 32-bit value bits
Before transmitting frame, application must configure these bits for transmit buffer
1 address (TB1AP). When the transmitting frame is complete, these bits can be
changed to the timestamp low 32-bit value (TTSL) for transmitting frame. When
these bits stand for buffer 1 address (TB1AP), the alignment is no limitation. When
these bits stand for timestamp low 32-bit value, the TTSEN and LSG bit of current
descriptor must be set.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...