GD32F10x User Manual
487
Mode
Register configuration
Description
SWNSSEN = 1
SWNSS = 1
NSSDRV:
Don’t care
software NSS mode.
18.3.5.
SPI operation modes
Table 18-4. SPI operation modes
Mode
Description
Register configuration
Data pin usage
MFD
Master full-duplex
MSTMOD = 1
RO = 0
BDEN = 0
BDOEN: Don’t care
MOSI: transmission
MISO: reception
MTU
Master transmission with
unidirectional connection
MSTMOD = 1
RO = 0
BDEN = 0
BDOEN: Don’t care
MOSI: transmission
MISO: not used
MRU
Master reception with
unidirectional connection
MSTMOD = 1
RO = 1
BDEN = 0
BDOEN: Don’t care
MOSI: not used
MISO: reception
MTB
Master transmission with
bidirectional connection
MSTMOD = 1
RO = 0
BDEN = 1
BDOEN = 1
MOSI: transmission
MISO: not used
MRB
Master reception with
bidirectional connection
MSTMOD = 1
RO = 0
BDEN = 1
BDOEN = 0
MOSI: reception
MISO: not used
SFD
Slave full-duplex
MSTMOD = 0
RO = 0
BDEN = 0
BDOEN: Don’t care
MOSI: reception
MISO: transmission
STU
Slave transmission with
unidirectional connection
MSTMOD = 0
RO = 0
BDEN = 0
BDOEN: Don’t care
MOSI: not used
MISO: transmission
SRU
Slave reception with
unidirectional connection
MSTMOD = 0
RO = 1
BDEN = 0
BDOEN: Don’t care
MOSI: reception
MISO: not used
STB
Slave transmission with
bidirectional connection
MSTMOD = 0
RO = 0
MOSI: not used
MISO: transmission
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...