GD32F10x User Manual
395
Figure 15-64. General level2 timer block diagram
Input Logic
Synchronizer&Filter
&Edge Detector
Prescaler
Trigger processor
Trigger Selector&Counter
Counter
TIMERx_CHxCV
Register /Interrupt
Register set and update
Interrupt collector
APB BUS
CK_TIMER
CH0_IN
CI0
CAR
Output Logic
generation of outputs signals in
compare, PWM,and mixed modes
according to initialization, software
output mask, and polarity control
CH0_O
TIMERx_TRGO
Interrupt
Update
Cap/Com
PSC
TIMER_CK
PSC_CLK
15.4.4.
Function overview
Clock source configuration
The general level2 TIMER can only being clocked by the CK_TIMER.
Internal timer clock CK_TIMER which is from module RCU
The general level2 TIMER has only one clock source which is the internal CK_TIMER, used
to drive the counter prescaler. When the CEN is set, the CK_TIMER will be divided by PSC
value to generate PSC_CLK.
The TIMER_CK, driven counter’s prescaler to count, is equal to CK_TIMER which is from
RCU.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...