GD32F10x User Manual
602
T
DATA_SETUP
≥(maxT
WAIT_ASSERTION
-T
ADDRES_PHASE
-T
HOLD_PHASE
)+4HCLK (20-3)
Otherwise
T
DATA_SETUP
≥ 4HCLK (20-4)
Figure 20-19. Read access timing diagram under async-wait signal assertion
Address
(EXMC_A[25:0])
Wait
(EXMC_NWAIT)
NRWTPOL = 0
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Data
(EXMC_D[15:0])
Address Setup Time
Data Setup Time
Memory Output
4 HCLK
Wait
(EXMC_NWAIT)
NRWTPOL = 1
2 HCLK
Data sampling point
Figure 20-20. Write access timing diagram under async-wait signal assertion
Address
(EXMC_A[25:0])
Wait
(EXMC_NWAIT)
NRWTPOL = 0
Chip Enable
(EXMC_NEx)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Address Setup Time
Data Setup Time
3 HCLK
EXMC Output
1 HCLK
Wait
(EXMC_NWAIT)
NRWTPOL = 1
Synchronous access timing diagram
The relations between memory clock (EXMC_CLK) and system clock (HCLK) clock are as
follows:
EXMC_CLK=
HCLK
CKDIV+1
(20-5)
CKDIV is the synchronous clock divider ratio, it is configured through the CKDIV control field
in the EXMC_SNTCFGx register.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...