![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 769](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800769.webp)
GD32F10x User Manual
769
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BAR[12:0]
Reserved
rw
Bits
Fields
Descriptions
15:3
BAR[12:0]
Buffer address
Start address of the allocation buffer(512byte on-chip SRAM), used for buffer
descriptor table, packet memory
2:0
Reserved
Must be kept at reset value
23.7.6.
USBD endpoint x control and status register (USBD_EPxCS), x=[0..7]
Address offset: 0x00 to 0x1C
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RX_ST
RX_DTG
RX_STA[1:0]
SETUP
EP_CTL[1:0]
EP_KCTL
TX_ST TX_DTG
TX_STA[1:0]
EP_ADDR[3:0]
rc_w0
t
t
r
rw
rw
rc_w0
t
t
rw
Bits
Fields
Descriptions
15
RX_ST
Reception successful transferred
Set by hardware when a successful OUT/SETUP transaction complete
Cleared by software by writing 0
14
RX_DTG
Reception data PID toggle
This bit represent the toggle data bit (0=DATA0,1=DATA1)for non-isochronous
endpoint
Used to implement the flow control for double-buffered endpoint
Used to swap buffer for isochronous endpoint
13:12
RX_STA[1:0]
Reception status bits
Toggle by writing 1 by software
Remain unchanged by writing 0
Refer to the table below
11
SETUP
Setup transaction completed
Set by hardware when a SETUP transaction completed.
10:9
EP_CTL[1:0]
Endpoint type control
Refer to the table below
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...