![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 791](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800791.webp)
GD32F10x User Manual
791
0: No session request
1: Session request
Note:
Only accessible in device mode.
0
SRPS
SRP success
This bit is set by the core when SRP succeeds, and this bit is cleared when
SRPREQ bit is set.
0: SRP fails
1: SRP succeeds
Note:
Only accessible in device mode.
Global OTG interrupt flag register (USBFS_GOTGINTF)
Address offset: 0x0004
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
DF
A
DT
O
HN
P
DE
T
Rese
rve
d
rc_w1
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
HN
P
E
ND
S
RP
E
ND
Rese
rve
d
S
ES
E
ND
Rese
rve
d
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19
DF
Debounce finish
Set by USBFS when the debounce during device connection is done.
Note:
Only accessible in host mode.
18
ADTO
A-Device timeout
Set by USBFS when the A-Device
’s waiting for a B-Device’ connection has timed
out.
Note:
Accessible in both device and host modes.
17
HNPDET
Host negotiation request detected
Set by USBFS when A-Device detects a HNP request.
Note:
Accessible in both device and host modes.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...