GD32F10x User Manual
231
11.7.7.
Watchdog low threshold register (ADC_WDLT)
Address offset: 0x28
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WDLT[11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
WDLT[11:0]
Low threshold for analog watchdog
These bits define the low threshold for the analog watchdog.
11.7.8.
Routine sequence register 0 (ADC_RSQ0)
Address offset: 0x2C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RL[3:0]
RSQ15[4:1]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSQ15[0]
RSQ14[4:0]
RSQ13[4:0]
RSQ12[4:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value
23:20
RL[3:0]
Routine sequence length.
The total number of conversion in routine sequence equals to RL[3:0]+1.
19:15
RSQ15[4:0]
refer to RSQ0[4:0] description
14:10
RSQ14[4:0]
refer to RSQ0[4:0] description
9:5
RSQ13[4:0]
refer to RSQ0[4:0] description
4:0
RSQ12[4:0]
refer to RSQ0[4:0] description
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...