GD32F10x User Manual
612
20.4.
Register definition
EXMC base address: 0xA000 0000
20.4.1.
NOR/PSRAM controller registers
SRAM/NOR Flash control registers (EXMC_SNCTLx) (x=0, 1, 2, 3)
Address offset: 0x00 + 8 * x, (x = 0, 1, 2, and 3)
Reset value: 0x0000 30DB for region0, and 0x0000 30D2 for region1, region2, and region3.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SYNCWR
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ASYNCW
AIT
EXMODE
N
NRWTEN WREN
NRWTCF
G
WRAPEN
NRWTPO
L
SBRSTE
N
Reserved
NREN
NRW[1:0]
NRTP[1:0]
NRMUX NRBKEN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19
SYNCWR
Synchronous write
0: Asynchronous write
1: Synchronous write
18:16
Reserved
Must be kept at reset value.
15
ASYNCWAIT
Asynchronous wait
0: Disable the asynchronous wait function
1: Enable the asynchronous wait function
14
EXMODEN
Extended mode enable
0: Disable extended mode
1: Enable extended mode
13
NRWTEN
NWAIT signal enable
For Flash memory access in burst mode, this bit enables/disables wait-state
insertion via the NWAIT signal:
0: Disable NWAIT signal
1: Enable NWAIT signal
12
WREN
Write enable
0: Disabled write in the bank by the EXMC, otherwise an AHB error is reported
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...