GD32F10x User Manual
14
Receive FIFO mailbox identifier register (CAN_RFIFOMIx) (x=0,1) .............................. 650
Receive FIFO mailbox property register (CAN_RFIFOMPx) (x=0,1) ............................. 651
Receive FIFO mailbox data0 register (CAN_RFIFOMDATA0x) (x=0,1) ......................... 652
Receive FIFO mailbox data1 register (CAN_RFIFOMDATA1x) (x=0,1) ......................... 652
Filter mode configuration register (CAN_FMCFG) (Just for CAN0) ............................... 654
Filter x data y register (CAN_FxDATAy) (x=0..27, y=0,1) (Just for CAN0) ..................... 656
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...