GD32F10x User Manual
641
28
TME2
Transmit mailbox 2 empty
0: Transmit mailbox 2 not empty
1: Transmit mailbox 2 empty
27
TME1
Transmit mailbox 1 empty
0: Transmit mailbox 1 not empty
1: Transmit mailbox 1 empty
26
TME0
Transmit mailbox 0 empty
0: Transmit mailbox 0 not empty
1: Transmit mailbox 0 empty
25:24
NUM[1:0]
These bits are the number of the Tx FIFO mailbox in which the frame will be
transmitted if at least one mailbox is empty.
These bits are the number of the Tx FIFO mailbox in which the frame will be
transmitted at last if all mailboxes are full.
23
MST2
Mailbox 2 stop transmitting
This bit is set by the software to stop mailbox 2 transmitting.
This bit is reset by the hardware while the mailbox 2 is empty.
22:20
Reserved
Must be kept at reset value.
19
MTE2
Mailbox 2 transmit error
This bit is set by hardware when the transmit error occurs. This bit is reset by
writing 1 to this bit or MTF2 bit in CAN_TSTAT register. This bit is reset by
hardware when next transmit starts.
18
MAL2
Mailbox 2 arbitration lost
This bit is set when the arbitration lost occurs. This bit is reset by writting 1 to this
bit or MTF2 bit in CAN_TSTAT register. This bit is reset by hardware when next
transmit starts.
17
MTFNERR2
Mailbox 2 transmit finished with no error
This bit is set when the transmission finishes and no error occurs. This bit is reset
by writting 1 to this bit or MTF2 bit in CAN_TSTAT register. This bit is reset by
hardware when the transmission finishes with error.
0: Mailbox 2 transmit finished with error
1: Mailbox 2 transmit finished with no error
16
MTF2
Mailbox 2 transmit finished
This bit is set by hardware when the transmission finishes or aborts. This bit is
reset by writting 1 to this bit or TEN bit in CAN_TMI2 is 1.
0: Mailbox 2 transmit is progressing
1: Mailbox 2 transmit finished
15
MST1
Mailbox 1 stop transmitting
This bit is set by software to stop mailbox 1 transmitting.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...