GD32F10x User Manual
207
10.4.
Register definition
DBG base address: 0xE004 2000
10.4.1.
ID code register (DBG_ID)
Address offset: 0x00
Read only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ID_CODE[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ID_CODE[15:0]
r
Bits
Fields
Descriptions
31:0
ID_CODE[31:0]
DBG ID code register
These bits read by software, These bits are unchanged constant
10.4.2.
Control register (DBG_CTL)
Address offset: 0x04
Reset value: 0x0000 0000, power reset only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved.
TIMER10
_HOLD
TIMER9_
HOLD
TIMER8_
HOLD
TIMER13
_HOLD
TIMER12
_HOLD
TIMER11
_HOLD
Reserved
CAN1_H
OLD
TIMER6_
HOLD
TIMER5_
HOLD
TIMER4_
HOLD
TIMER7_
HOLD
I2C1_HO
LD
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
I2C0_HO
LD
CAN0_H
OLD
TIMER3_
HOLD
TIMER2_
HOLD
TIMER1_
HOLD
TIMER0_
HOLD
WWDGT
_HOLD
FWDGT_
HOLD
TRACE
_MODE[1:0]
TRACE
_IOEN
Reserved
STB_
HOLD
DSLP_
HOLD
SLP_
HOLD
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value.
30
TIMER10_HOLD
TIMER10 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER10 counter for debug when core halted.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...