![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 701](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800701.webp)
GD32F10x User Manual
701
RDES0[3]: Receive error
RDES0[1]: CRC error
REDS0[7] = 0, REDS0[5] = 1 and REDS0[0] = 1: payload checksum error
REDS0[7] = 1, REDS0[5] = 1 and REDS0[0] = 0: header checksum error
REDS0[7] = 1, REDS0[5] = 1 and REDS0[0] = 1: both header and payload
checksum errors
14
DERR
Descriptor error bit
This field is valid only when the LDES (RDES0[8]) is set.
When the current buffer cannot hold current received frame and the next
descriptor’s DAV bit is reset, the descriptor error occurs.
0: No descriptor error occurred
1: Descriptor error occurred
13
SAFF
SA filtering fail bit
0: No source address filter fail occurred
1: A received frame failed the SA filter
12
LERR
Length error bit
This bit is valid only when the FRMT (RDES0[5]) bit is reset.
This bit indicates the mismatch between the length field in received and the actual
frame length.
0: No length error occurred
1: Length error occurred
11
OERR
Overflow error bit
When RxFIFO is overflow and the frame data has been partly forwarded to
descriptor buffer, the overflow error bit sets.
0: No overflow error occurred
1: RxFIFO overflowed and frame data is not valid
10
VTAG
VLAN tag bit
0: Received frame is not a tag frame
1: Received frame is a tag frame
9
FDES
First descriptor bit
This bit indicates that current descriptor contains the SOF of the received frame.
0: The current descriptor does not store the SOF of the received frame
1: The current descriptor buffer saves the SOF of the received frame
8
LDES
Last descriptor bit
This bit indicates that current descriptor contains the EOF of the received frame
0: The current descriptor buffer does not store EOF of the received frame
1: The current descriptor buffer saves the EOF of the received frame
7
IPHERR
IP frame header checksum error bit
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...