GD32F10x User Manual
116
source is directly or indirectly (by PLL) used as the CK_SYS, it is not possible to stop it.
HXTAL clock monitor (CKM)
The HXTAL clock monitor function is enabled by the HXTAL clock monitor enable bit, CKMEN,
in the control register (RCU_CTL). This function should be enabled after the HXTAL start-up
delay and disabled when the HXTAL is stopped. Once the HXTAL failure is detected, the
HXTAL will be automatically disabled. The HXTAL clock stuck interrupt Flag, CKMIF, in the
clock interrupt register, RCU_INT, will be set and the HXTAL failure event will be generated.
This failure interrupt is connected to the non-maskable interrupt, NMI, of the Cortex-M3. If the
HXTAL is selected as the clock source of CK_SYS, PLL and CK_RTC, the HXTAL failure will
force the CK_SYS source to IRC8M, the PLL will be disabled automatically. If the HXTAL is
selected as the clock source of PLL, the HXTAL failure will force the PLL closed automatically.
If the HXTAL is selected as the clock source of RTC, the HXTAL failure will reset the RTC
clock selection.
Clock output capability
The clock output capability is ranging from 0.09375 MHz to 108 MHz. There are several clock
signals can be selected via the CK_OUT0 clock source selection bits, CKOUT0SEL, in the
Clock Configuration Register 0 (RCU_CFG0). The corresponding GPIO pin should be
configured in the properly Alternate Function I/O (AFIO) mode to output the selected clock
signal..
Table 5-3. Clock output 0 source select
Clock Source 0 Selection bits
Clock Source
00xx
NO CLK
0100
CK_SYS
0101
CK_IRC8M
0110
CK_HXTAL
0111
CK_PLL/2
1000
CK_PLL1
1001
CK_PLL2/2
1010
EXT1
1011
CK_PLL2
Voltage control
The 1.2V domain voltage in Deep-sleep mode can be controlled by DSLPVS[2:0] bit in the
Deep-sleep mode voltage register (RCU_DSV).
Table 5-4. 1.2V domain voltage selected in deep-sleep mode
DSLPVS[2:0]
Deep-sleep mode voltage(V)
000
1.2
001
1.1
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...