![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 663](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800663.webp)
GD32F10x User Manual
663
Table 22-2. Clock range
AHB clock
MDC clock
Selection
20~35MHz
AHB clock/16
0x3
35~60MHz
AHB clock/26
0x2
90~108 MHz
AHB clock/64
0x1
60~90MHz
AHB clock/42
0x0
MII/RMII selection
The application can select the MII or RMII mode through the configuration bit 23 of the
AFIO_PCF0 register ENET_PHY_SEL while the Ethernet controller is under reset state or
before enabling the clocks. The MII mode is set by default.
MII: Media independent interface
The media-independent interface (MII) defines the interconnection between the MAC sub-
layer and the PHY for data transfer at 10 Mbit/s or 100 Mbit/s.
Figure 22-4. Media independent interface signals
External PHY
MAC Controller
TX_EN
TX_CLK
TXD[3:0]
RX_DV
RX_ER
RX_CLK
RXD[3:0]
CRS
COL
-
MII_TX_CLK
: clock signal for transmitting data. For the data transmission speed of 10Mbit/s,
the clock is 2.5MHz, for the data transmission speed of 100Mbit/s, the clock is 25MHz.
-
MII_RX_CLK
: Clock signal for receiving data. For the data transmission speed of 10Mbit/s,
the clock is 2.5MHz, for the data transmission speed of 100Mbit/s, the clock is 25MHz.
-
MII_TX_EN
: Transmission enable signal. It must be asserted synchronously with the first bit
of the preamble and must remain asserted while all bits to be transmitted are presented to
the MII.
-
MII_TXD[3:0]
: Transmit data line, each 4 bit data transfer, data is valid when the MII_TX_EN
signal is effective. MII_TXD[0] is the least significant bit and MII_TXD[3] is the most significant
bit. While MII_TX_EN is de-asserted the transmit data must have no effect upon the PHY.
-
MII_CRS
: Carrier sense signal, only working in Half-duplex mode and controlled by the PHY.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...