GD32F10x User Manual
792
16:10
Reserved
Must be kept at reset value.
9
HNPEND
HNP end
Set by the core when a HNP ends. Read the HNPS in USBFS_GOTGCS register
to get the result of HNP.
Note:
Accessible in both device and host modes.
8
SRPEND
SRPEND
Set by the core when a SRP ends. Read the SRPS in USBFS_GOTGCS register to
get the result of SRP.
Note:
Accessible in both device and host modes
.
7:3
Reserved
Must be kept at reset value.
2
SESEND
Session end
Set by the core when VBUS voltage is below Vb_ses_vld.
1:0
Reserved
Must be kept at reset value.
Global AHB control and status register (USBFS_GAHBCS)
Address offset: 0x0008
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
P
T
X
F
T
H
T
X
F
T
H
Rese
rve
d
GI
NT
E
N
rw
rw
rw
Bits
Fields
Descriptions
31:9
Reserved
Must be kept at reset value.
8
PTXFTH
Periodic Tx FIFO threshold
0: PTXFEIF will be triggered when the periodic transmit FIFO is half empty
1: PTXFEIF will be triggered when the periodic transmit FIFO is completely empty
Note:
Only accessible in host mode.
7
TXFTH
Tx FIFO threshold
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...