GD32F10x User Manual
78
Bits
Fields
Descriptions
15:10
Reserved
Must be kept at reset value.
9
TIF
Tamper interrupt flag
0: No tamper interrupt occurred
1: A tamper interrupt occurred
This bit is reset by writing 1 to the TIR bit or the TPIE bit being 0.
8
TEF
Tamper event flag
0: No tamper event occurred
1: A tamper event occurred
This bit is reset by writing 1 to the TER bit.
7:3
Reserved
Must be kept at reset value.
2
TPIE
Tamper interrupt enable
0: Disable the tamper interrupt
1: Enable the tamper interrupt
This bit is reset only by a system reset and wake-up from Standby mode.
1
TIR
Tamper interrupt reset
0: No effect
1: Reset the TIF bit
This bit is always read as 0.
0
TER
Tamper event reset
0: No effect
1: Reset the TEF bit
This bit is always read as 0.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...