![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 589](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800589.webp)
GD32F10x User Manual
589
Memory
Access Mode
R/W
AHB
Transaction
Size
Memory
Transaction
Size
Comments
Sync
R
16
16
Sync
R
32
16
PSRAM
Async
R
8
16
Async
W
8
16
Use of byte lanes
EXMC_NBL[1:0]
Async
R
16
16
Async
W
16
16
Async
R
32
16
Split into 2 EXMC
accesses
Async
W
32
16
Split into 2 EXMC
accesses
Sync
R
16
16
Sync
R
32
16
Sync
W
8
16
Use of byte lanes
EXMC_NBL[1:0]
Sync
W
16
16
Sync
W
32
16
SRAM and
ROM
Async
R
8
8
Async
R
8
16
Async
R
16
8
Split into 2 EXMC
accesses
Async
R
16
16
Async
R
32
8
Split into 4 EXMC
accesses
Async
R
32
16
Split into 2 EXMC
accesses
Async
W
8
8
Async
W
8
16
Use of byte lanes
EXMC_NBL[1:0]
Async
W
16
8
Async
W
16
16
Async
W
32
8
Async
W
32
16
NOR Flash/PSRAM controller timing
EXMC provides various programmable timing parameters and timing models for SRAM, ROM,
PSRAM, NOR Flash and other external static memory.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...