GD32F10x User Manual
712
This bit controls the receive filter function.
0: Only the frame passed the filter can be forwarded to application.
1: All received frame are forwarded to application. But filter result will also be
updated to receive descriptor status.
30:11
Reserved
Must be kept at reset value.
10
HPFLT
Hash or perfect filter bit
0: If the HUF or HMF bit is set, only frames that match the hash filter are passed
1: If the HUF or HMF bit is set, the receive filter passes frames that match either
the perfect filtering or the hash filtering
9
SAFLT
Source address filter bit
Enable source address filtering function besides destination address filtering.
The filter also compares the SA field value in received frames with the values
configured in the enabled SA registers. If SA comparison matches, the SA match
bit in the receive descriptor status is set high
0: Source address function in filter disable
1: Source address function in filter enable
8
SAIFLT
Source address inverse filtering bit
This bit makes the result of SA matching inverse.
0: Not inverse for source address filtering
1: Inverse source address filtering result. When SA matches the enabled SA
registers, filter marks it as failing the SA address filter
7:6
PCFRM[1:0]
Pass control frames bits
These bits set the forwarding conditions for all control frames (including unicast
and multicast pause frame).
For pause control frame, the processing (not forwarding) depends only on RFCEN
in ENET_MAC_FCTL[2]
0x0: MAC prevents all control frames from reaching the application
0x1: MAC only forwards all other control frames except pause control frame
0x2: MAC forwards all control frames to application even if they fail the address
filter
0x3: MAC forwards control frames that only pass the address filter
5
BFRMD
Broadcast frames disable bit
0:The address filters pass all received broadcast frames
1:The address filters filter all incoming broadcast frames
4
MFD
Multicast filter disable bit
0:Filtering of multicast frame depends on the HMF bit
1:All received frames with a multicast destination address (first
bit in the destination address field is '1' and not all bits in the de
stination are ‘1’)
are passed
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...